使用快速适配分析验证 RFIC 的实用方法
网上直播 -- 已存档的 | 地点和时间
Why this presentation is important:
While there are several approaches for block and functional path level performance verification, most RF designers rely on corner and mismatch analysis as the workhorse for the bulk of their verification. This verification phase still consumes the largest percentage of simulation licenses, puts constraints on compute resource availability, and as the de facto signoff criteria at block and functional path level, is a gating factor in reducing time to tape out. Any technique that can address these issues while achieving the same level of verification quality delivers value to RF design and product managers, IT professionals, and RF design engineers. This webcast introduces a new Fast Mismatch analysis that delivers the same level of accuracy with the benefit of significantly reducing overall cost, verification time, and increased compute resource availability.
Who should attend:
If you will be designing, verifying, supporting or managing the verification of complex RF circuit blocks and RF transmitters and receivers in highly integrated RFICs, this Webcast is dedicated to you. This webcast introduces a new Fast Mismatch analysis that delivers the same level of accuracy as traditional mismatch analysis with the benefit of significantly reducing overall cost, verification time, and increased compute resource availability.
|免费||At Your PC||Enroll / view the recording of the live broadcast on Oct 28, 2010|
A Practical Approach to Verifying RFICs with Fast Mismatch Analysis
IMS 2011 presentation on eliminating traditional simulation bottlenecks while gaining new insights.
PDF 476 KB